Design and Implementation of a High Speed and Low Cost Hybrid FPS/LNS Processor Using FPGA

المؤلفون

  • Dhafer R. Zaghar Computer & Software Engineering Department, Al-Mustansiriyah University, Baghdad, Iraq مؤلف

الكلمات المفتاحية:

Floating point، LNS، DSP، FFT، NN، FPGA، processor، mathematical operations، piecewise

الملخص

In the world of the computer data processing there are two main groups of processors first the microprocessor group that use the floating point system (FPS) and the TMS processor group that use logarithmic number system (LNS). There are many works and ideas to improve the two types and mixed between them but the main drawback of these works is that "there are no common rules to measure the efficiency of each work and compare between them". This paper presents some logical and fair rules to measure the efficiency of the processor as a first step on the true way to implement a good process. Hence, this way has three main phases. First, classify the mathematics operations and deduce the approximation weight of each operation in the computer data processing such as general digital signal processing (DSP) fields, fast Fourier transform (FFT), filtering and neural network (NN). The second phase is proposing the design of an optimal process that has a high speed and low cost. The third phase is modifying the optimal design to implement it in the field programmable gate array (FPGA) media.

التنزيلات

Key Dates

منشور

2010-09-01

كيفية الاقتباس

Design and Implementation of a High Speed and Low Cost Hybrid FPS/LNS Processor Using FPGA. (2010). مجلة الهندسة والتنمية المستدامة, 14(3), 86-104. https://jeasd.uomustansiriyah.edu.iq/index.php/jeasd/article/view/1467

المؤلفات المشابهة

21-30 من 320

يمكنك أيضاً إبدأ بحثاً متقدماً عن المشابهات لهذا المؤلَّف.